# Asynchronous HVDC System -based on Three Level NPC Converter

M. Flitti<sup>#1</sup>, M. Khatir<sup>\*2</sup>, M.K. Fellah<sup>\*2</sup>, K. Mendez<sup>#1</sup>

Intelligent Control and Electrical Power System Laboratory <sup>1</sup>Djillali Liabes University of Sidi Bel-Abbes, Algeria <sup>2</sup>Belhadj Bouchaib Center University of Ain Témouchent, Algeria flitti\_med@yahoo.fr

Abstract- Voltage Source Converter High Voltage Direct Current (VSC-HVDC) systems have the ability to rapidly control the transmitted active power and independently exchange reactive power with transmissions systems. The present work investigates the modeling and control design of a high-voltage direct current (HVDC) transmission system based on three-level NPC multilevel converters with Subharmonic PWM modulation technique (SH-PWM), and a feed-forward decoupled current control strategy. By using this control strategy, not only the active and reactive power of HVDC can be controlled independently but also the dynamic responded time can be shortened. Simulation studies of a 200MW/ ±100 kV back to back VSC-HVDC system connecting two asynchronous ac networks are presented to confirm the satisfactory performance of the proposed system under active and reactive power variations from single phase to ground and three phases to ground fault conditions.

# *Keywords*— NPC multilevel converter, VSC based HVDC, SH-PWM

# I. INTRODUCTION

Voltage Source Converter (VSC)-based High-Voltage Direct Current (HVDC) schemes using insulatedgate bipolar transistors (IGBTs) (known as VSC transmission) has attracted increasing attention. The main advantage of VSC power transmission is the high controllability, the ability to control independently active and reactive power at each terminal and the possibility for linking with dead networks. These characteristics make VSC transmission attractive in many applications like the emerging interconnection with renewable energy sources. The disadvantages are known as higher power losses and higher capital cost compared with conventional HVDC [1-2]. In order to maximize the potential of VSC transmission systems, a number of technology breakthroughs are required. One requirement is the reduction of the power losses and the harmonic distortion generated by the converters. This will allow the reduction of cooling needs and space requirements as well as increasing the system's operating efficiency and reliability. The other one is to ensure that the system operates satisfactorily during abnormal conditions, such as during severe network unbalances.

Theoretically, one promising way forward could be the adoption of a multilevel converter as a building block for the system. There are a number of distinct multilevel converter topologies which have been used or proposed for the VSC transmission system, namely, the neutral-point clamped (NPC), the flying-capacitor (FC) converter, and the cascaded Converters. While these multilevel converters have their respective merits and shortcomings, the selection of the converter topology is a detailed engineering design exercise. It needs to take into account a number of parameters, including the system design and control, power loss, cost, etc... [3]. Due to these characteristics this paper present the element of an asynchronous back-to-back VSC-HVDC system which uses three level neutral point clamped inverter topology with (SH-PWM) technique and a currentcontrol strategy in rotation frame that the ac current is feedforward decoupled made the active and reactive power exchange controlled independently. The simulation results got from MATLAB software confirm that the control strategy provides satisfactory response and strong stability.

# II. INVERTER TOPOLOGY

Fig 1 illustrates the fundamental building block of a diode -clamped inverter. In this circuit, the dc-bus voltage is split into three levels by two series-connected bulk capacitors,  $C_1$  and  $C_2$ . The middle point of the two capacitors n can be defined as the neutral point. The inverter in Fig. 1 provides a three-level output across a and n.

$$V_{an} = \begin{pmatrix} V_{dc} \\ 2 \end{pmatrix}, 0, \begin{pmatrix} -V_{dc} \\ 2 \end{pmatrix}$$

For voltage level  $\binom{V_{dc}}{2}$ , switches  $S_{11}$  and  $S_{21}$  need

to be turned 'ON'.

For 
$$\left(-\frac{V_{dc}}{2}\right)$$
 switches  $S_{11}$  and  $S_{21}$  need to be turned

'ON'; and for the '0' level, either pair  $(S_{21}, S_{11})$  needs to be turned 'ON'.

The same switching pattern applies across the phase 'b' leg (if 'a' is replaced by 'b') but phase shifted by 180° for

the single phase configuration (in the three-phase configuration the shifts between the phases will be  $120^{\circ}$ ) [3].



Fig. 1. Basic Model of VSC (Three-Level Neutral Point Clamped inverter circuit topology).

The control strategies are based on reducing harmonic distortion, power losses and speeding transient response. In which, the fundamental frequency switching method and PWM techniques show great advantages. Many different approaches of PWM techniques for multilevel inverters have been published. This paper proposes the Sub-Harmonic PWM (SH-PWM) technique [4], [5], [6].

The control principle of the SH-PWM method is to use several triangular carrier signals keeping only one modulating sinusoidal signal. For the three level inverter, two triangular carriers are needed (generally speaking, if a N-level inverter is employed, N-1 carriers will be needed). The carriers have the same frequency and the same peak-topeak amplitude, and are disposed so that the bands they occupy are contiguous. The zero reference is placed in the middle of the carrier set.

Fig 2 show an example of the SH-PWM method used for three level inverter.



Fig. 2.a. Carrier and modulation waveforms using SH-PWM.Clamped inverter circuit topology).



Fig. 2.b. Output voltage waveform using SH-PWM.

III. VSC TRANSMISSION ANALYSIS AND CONTROL

An equivalent system model for the back- to- back HVDC based on VSC converter is given in Fig. 3. There are two converter stations in the system. Each station shown in Fig. 1 is coupled with ac network via equivalent impedances  $Z_1 = Z_{ac1} + Z_{T1}$  and  $Z_2 = Z_{ac2} + Z_{T2}$ , where  $Z_{ac1}$  and  $Z_{ac2}$  are the impedances of ac lines, respectively.  $Z_{T1}$  and  $Z_{T2}$  are the impedances of transformers. dc capacitor  $C = C_1 = C_2 = C_1 = C_2'$  is used across dc side of the VSC-HVDC system.

The sending and the receiving VSC stations have same topology structure; we can establish the same model for both. To describe the mathematical models of converter it is assumed that the switches at the converter bridge should not be turn-on at the same time. We define the switch function  $S_a$ ,  $S_b$  and  $S_c$ , with  $S_i$  the switching function defined by :

$$S_i = \begin{cases} 1 \text{ upper switch ON} \\ 0 \text{ bottom switch ON} \end{cases}$$

The mathematical model for the VSC used switch function is [7], [8]:

$$\begin{bmatrix}
L \frac{di_{a}}{dt} = -Ri_{a} + V_{sa} - \left(\frac{2S_{a} - (S_{b} + S_{c})}{3}\right)V_{dc} \\
L \frac{di_{b}}{dt} = -Ri_{b} + V_{sb} - \left(\frac{2S_{b} - (S_{a} + S_{c})}{3}\right)V_{dc} \\
L \frac{di_{c}}{dt} = -Ri_{c} + V_{sc} - \left(\frac{2S_{c} - (S_{a} + S_{b})}{3}\right)V_{dc} \\
C \frac{dV_{dc}}{dt} = S_{a}i_{a} + S_{b}i_{b} + S_{c}i_{c} - i_{dc}
\end{bmatrix} (1)$$

 $S_a$ ,  $S_b$ ,  $S_c$  are discrete functions. It is difficult to directly analyse the control model. Omitting the high-frequency proportion, we get the steady fundamental frequency component  $V_{ra}$ ,  $V_{rb}$ ,  $V_{rc}$  to present the VSC output voltage.

The voltage vector equation is:

$$L\frac{di_{abc}}{dt} = -Ri_{abc} + V_{sabc} - V_{rabc}$$
(2)

$$\begin{cases} L \frac{di_q}{dt} = -Ri_q - \omega Li_d + V_{sq} - V_{rq} \\ L \frac{di_d}{dt} = -Ri_d + \omega Li_q + V_{sd} - V_{rd} \end{cases}$$
(3)

The current equation of the VSC station is given by:

$$C\frac{dV_{dc}}{dt} = S_q i_q + S_d i_d - i_{load}$$
<sup>(4)</sup>

#### A. Decoupled system

Formula (4) show that there exist coupling between two axis components, However, the PI current controllers have



Fig. 3. A physical model for the VSC-HVDC system.

no satisfactory tracking performances when they have to regulate coupled systems. Therefore, in order to improve the performances of the PI current controllers in such systems, cross-coupling terms and voltage feed forward is usually used [9]. Now, assume that the VSC output voltage is determined by the following PI controller:

$$\begin{cases} V_{rq} = -\left(K_{pq} + \frac{K_{iq}}{s}\right) (i_q^* - i_q) - \omega L i_d + V_{sq} \\ V_{rd} = -\left(K_{pd} + \frac{K_{id}}{s}\right) (i_d^* - i_d) + \omega L i_q + V_{sd} \end{cases}$$
(5)

Substituting (6) into (4) the control variable equations given by:

$$\begin{bmatrix} L\frac{di_q}{dt} = -\left[R - \left(K_{pq} + \frac{K_{iq}}{s}\right)\right]i_q - \left(K_{pq} + \frac{K_{iq}}{s}\right)i_q^* \tag{6}$$
$$\begin{bmatrix} L\frac{di_q}{dt} = -\left[R - \left(K_{pd} + \frac{K_{id}}{s}\right)\right]i_d - \left(K_{pd} + \frac{K_{id}}{s}\right)i_d^* \end{aligned}$$

The structure of the VSC output voltage implemented in the synchronous reference frame is presented in Figure 4:



Fig. 4. Decoupled Controller

In dq frame, equation (8) will be:  

$$V_{sq} = V_{moy}$$
  $V_{sd} = 0$  (7)

So, the active and reactive powers are given by:

$$\begin{cases} P_{s} = \frac{3}{2} V_{sq} i_{q} + \frac{3}{2} V_{sd} i_{d} = \frac{3}{2} V_{sd} i_{q} \\ Q_{s} = \frac{3}{2} V_{sq} i_{d} - \frac{3}{2} V_{sd} i_{q} = -\frac{3}{2} V_{sd} i_{d} \end{cases}$$
(8)

#### B. Capacitor voltage and current control

The goal of the dc voltage controller is to regulate the dc-link voltage to its reference and outputs the appointed reactive power to grid. At the dc side, the capacitance holds out the dc bus voltage and the dc cable or line is the channel to flow active power. The exchange of active power between the ac system and the VSC will result in variation of dc-link voltage of the converters. If the ac system provides more real power than the load demand and the converter losses, the excess power will be absorbed by the VSC resulting in the dc-link capacitor voltage to increase. If this real power is less than the load demand and the converter losses, the dc-link capacitor voltage will decrease. It is important to maintain the voltage across the capacitor to ensure continuous power flow. The ac active power current, used for controlling the balance of the dc power, consists of two parts: one is the steady portion, the other is variable portion to compensate the dc voltage fluctuation. This, of course, yields a stationary error in the dc bus voltage, proportional plus integral PI controllers are employed to control the ac side current, and generate references for the ac active power current in the rotation (dq) frames. In these control schemes, the output dc voltage is controlled by an outside voltage loop. The inside feedforward decoupled PI current regulators ensure that the input ac currents track these reference. The dc bus voltage controller is represented in figure (5).



FIG. 5. DC BUS VOLTAGE CONTROLLER FOR VSC-HVDC

When the dc voltage is fixed, the fixed dc current control mode actually controls the active power transmission direction and quantity. The fixed dc bus current controller for the converter is show in figure (6).



Fig. 6. dc bus Current Controller for VSC-HVDC

It has the similar control structure to the fixed dc voltage control. PI regulators are also employed to control the ac side active power current. The output dc current is controlled by an outside current loop. The inside feedforward decoupled PI current regulators ensure that the input ac currents track these references [9].

The other aim of the fixed dc voltage and current control is to output the exact reactive power to ac grid as it's needed.

# C. Fixed AC bus Voltage Control

In the VSC-based HVDC transmission systems, another variable which can be subject to control is the AC voltage, the control scheme aim to keep the ac bus voltage at the appointed voltage through controlling the VSC station reactive power output. To passive ac net, the ac bus voltage is key to load normal working, the VSC station provide the active power and the reactive power according to the load to hold the ac bus voltage needed.



Fig. 8.2. Current control results: (c)-(d) Converter current control responses in dq frame reference (Rectifier side) . (e)-(f) Converter current control responses in dq frame reference (inverter side).

# D. System Under Study

An Asynchronous back-to-back HVDC link based on VSC converters rated at 200 MVA (+/- 100 kV) employing three-level NPC converters using close IGBT/Diodes used to transmit power from AC system 1 to AC system 2: AC

system 1 is a 230 kV, 2000 MVA, 60 Hz system, having a Short Circuit Ratio (SCR) of 10 and consists of one source with an equivalent impedance  $Z_{acl} = 0.072 + j40.974 \,\Omega$ , length of ac cable is 50 km. AC system 2 is a 230 kV, 800

MVA, 50 Hz system, having a SCR of 4 and consists of one with an equivalent impedance source  $Z_{ac2} = 0.085 + j26.766 \,\Omega$  , length of AC cable is 50 km.

To simulate the system behaviour under parameters uncertainty conditions, faults are applied in cases A and B separately [10], as shown in Fig. 7. The Sinusoidal Pulse Width Modulation (SH-PWM) switching uses a two several triangular carrier signals with a frequency of 30 times fundamental frequency.

Case A:

t < 1.2 s, the system operates in normal conditions.

At t = 1.2 s, a single-phase to ground fault occurs at the transmission line 1.





At t = 1.3 s, line 1 is de-energized to clear the fault.

t < 2.3 s, the system operates in normal conditions.

At t = 2.4 s, line 2 is de-energized to clear the fault.

At t = 2.3 s, a three phase fault to ground occurs at the

Simulation results of system responses are shown in Figs.

8. First, figures 8.1. (a), (b) shows the magnitude seen from

the bus bar where the filter is connected of the combined

filter and AC network impedance as a function of frequency.

Case B:

transmission line 2.

current and Voltage.  $V_{dc1}/V_{dc2}(p.u)$ 



Fig. 8.4. (o) Active Power measured at the dc side. (p) dc voltages.

Notice the two minimum impedances on the Z magnitudes of the ac systems: these series resonances are created by the 30th and 60th harmonic filters. They occur at 1800 Hz and 3200 Hz on the 60 Hz system (1500 Hz and 3000 Hz on the 50 Hz). The low principal natural frequency, coinciding with the parallel resonance at 257 Hz on the rectifier side and 216 Hz on the inverter side, is a determining factor in the development of the over voltages and interaction with the dc voltage [19].

is occurred at 1.2 s and 2.3 s that the current responses can quickly track the references. From fig 8.3.(g), (n) it can be seen that, when fault line 1 is de-energized in case A, the active power flow is 1 p.u, transmitted from VSC 1 to VSC 2 with same oscillation during the fault in case A. However, when faults occur at 2.3 s (case B), the transmitted power is reduced to 0 p.u and the values can return to the reference value after clearing the fault at 2.3 s after 0.5 s. the reactive power of VSC 1 decreased to 0.6 p.u during the fault at 1.2 s, with some oscillations at 2.3 s, when the reactive power of VSC 2 can track the reference in all operations, but we can see some oscillations after the severely fault at 2.3 s. Finally, the main dc and flying-capacitor voltages shows in fig 8.4 is maintained at the stable value 1 p.u with some oscillations during the fault in case A. During the fault in case B, the value progress about 1.1 pu, he recovers to the reference after 0.1s when the fault is cleared.

# IV. CONCLUSION

A control system for an HVDC link with voltage sourced converters has been established in this paper. A mathematical model was developed in the synchronous reference frame. The mathematical model was then used to analyze and synthesize the voltage and current control loops for the VSC. The performance of the VSC-HVDC system was verified by balanced and unbalanced fault conditions. Simulation results show that with the proposed control strategy, rapid response and desirable stability have been reached for steady-state and dynamic conditions. In addition, it is also confirmed that the active and the reactive power can be controlled with no mutual interference.

#### REFERENCES

- D. Jovcic, L. Lamont, K. Abbott « Control system design for VSC transmission » Electric Power Systems Research 77 (2007) 721–729.
- [2] D. Velasco, C.L. Trujillo, R.A. Pena « Power transmission in direct current. Future expectations for Colombia» Renewable and Sustainable Energy Reviews 15 (2011) 759–765.
- [3] J. Arrillaga, Y.H. Liu, N.R. Watson « Flexible power transmission, The HVDC options ». John Wiley & Sons, Ltd, 2007.
- [4] J. Rodríguez, J.S. Lai, and F.Z. Peng « Multilevel Inverters: A survey of topologies, controls, and applications » IEEE Transactions On Industrial Electronics, vol. 49, no. 4, pp 724-738. August 2002.
- [5] R.W. Menzies, Y. Zhung « Advanced static compensation using a multilevel GTO thyristor inverter » IEEE Transactions On Power Delivery. vol. 10, no. 2, pp 732-738, April 1995.
- [6] L. M. Tolbert, T. G. Habetler« Novel Multilevel Inverter Carrier-Based PWM Methods » IEEE IAS 1998 Annual Meeting, St. Louis, Missouri, October 10-15, 1998, pp. 1424-1431.
- [7] K. R. Padiyar, N. Prabhu « Modelling, control design and analysis of VSC based HVDC transmission system» International Conference on Power System Technology, 21-24 November 2004, pp 774-779.

- [8] S.Akkari, J.Dai, M.Petit, X.Guillaud, "Interaction between the voltagedroop and the frequency-droop control for multi-terminal HVDC systems", Generation Transmission & Distribution IET, vol. 10, no. 6, pp. 1345-1352, 2016.
- [9] N. A. Belda, C. A. Plet, R. P. P. Smeets, « Analysis of Faults in Multiterminal HVDC Grid for Definition of Test Requirements of HVDC Circuit Breakers », IEEE Transactions on Power Delivery, vol. 33, no.1, pp. 403-411, 2018.
- [10] L.A. Lamont, D. Jovcic, K .Abbott, « VSC transmission control under faults » Universities Power Engineering Conference, 2004. UPEC 2004, PP 739 - 743.
- [11] M. Khatir, S.A. Zidi, S. Hadjeri, M.K. Fellah «Dynamic performance of back-to-back HVDC station based on voltage source converters» Journal of electrical engineering vol. 61, no. 1, 2010, pp 29-36.

FLITTI Mohamed was born in Oran, Algeria, in 1982. He received the Eng. degree in electrical engineering, and the Master's degrees from the Djillali Liabes University of Sidi Bel-Abbes (Algeria), in 2005 and 2008 respectively. He is now a PhD Candidate in the Electrical Engineering Department of Djillali Liabes University. His main field of interest includes HVDC and FACTS.

FELLAH Mohammed-Karim was born in Oran, Algeria, in 1963. He received the Eng. degree in Electrical Engineering from University of Sciences and Technology, Oran, Algeria, in 1986, and The Ph.D. degree from National Polytechnic Institute of Lorraine (Nancy, France) in 1991. Since 1992, he is Professor at the university of Sidi Bel Abbes (Algeria) and Director of the Intelligent Control and Electrical Power

KHATIR Mohamed was born in Ain Temouchent, Algeria, in 1977. He received the Eng. degree in electro technical engineering, the Master's and the PhD degrees from the Djillali Liabes University of Sidi Bel Abbes (Algeria), in 2002, 2006 and 2010 respectively. Since 2010 he is a teaching member at the department of Electrical Engineering of Djillali Liabes University. His main field of interest includes HVDC and FACTS.

Mendez Kheira was born in Ain Témouchent, Algeria, in 1976. He received the engineer in electrical engineering from Djillali Liabes University, Sidi Bel Abes, Algeria, in 2005, and the M.S degrees in electrical engineering from Sidi Bel Abbes University, Algeria, in 2008; His research interests include high-frequency power conversion, magnetic design, EMI reduction techniques, power electronics and EMC in power converter), and research member at IRECOM Laboratory.